#### **PRACTICAL 4A: SEQUENTIAL CIRCUITS**

### Ronak Mehta (MHTRON001)

#### **Plagiarism Declaration**

- 1. I know that plagiarism is wrong. Plagiarism is to use another's work and pretend that it is one's own.
- 2. I have used the IEEE convention for citation and referencing. Each contribution to, and quotation in, this practical report from the work(s) of other people has been attributed and has been cited and referenced.
- 3. This practical report (including circuit diagrams and code) is my own work.
- 4. I have not allowed, and will not allow, anyone to copy my work with the intention of passing it off as their own work.
- 5. I acknowledge that copying someone else's code, schematics or report, or part of it, is wrong, and declare that this is my own work.

Signature

<u>15-05-2018</u>

Date

## **Solutions**

### **PART 1:**

(a)

The system has 4 states namely 2, 4, 6 and 8. Number of bits ==  $(\log_2 4 = 2)$  == Number of D-Flip Flops in the system

| States | State Number |  |  |  |
|--------|--------------|--|--|--|
| 2      | 00           |  |  |  |
| 4      | 01           |  |  |  |
| 6      | 10           |  |  |  |
| 8      | 11           |  |  |  |

### Present State/Next State Diagram

| INPUT | PRESENT STATE |                  | NEXT STATE |       |
|-------|---------------|------------------|------------|-------|
| I     | $Q_1$         | $\mathbf{Q}_{0}$ | $D_1$      | $D_0$ |
| 0     | 0             | 0                | 0          | 1     |
| 0     | 0             | 1                | 1          | 0     |
| 0     | 1             | 0                | 1          | 1     |
| 0     | 1             | 1                | 0          | 0     |
| 1     | 0             | 0                | 1          | 1     |
| 1     | 0             | 1                | 1          | 0     |
| 1     | 1             | 0                | 0          | 0     |
| 1     | 1             | 1                | 0          | 1     |

### (b) Equations from Karnaugh Maps



$$\mathsf{D}_0 = (\overline{Q1}\ .\ \overline{Q0}) + (\overline{1}\ .\ \overline{Q0}) + (\mathsf{I}\ .\ \mathsf{Q1}\ .\ \mathsf{Q0})$$



$$\mathsf{D}_1 = (\overline{\mathrm{Q}1} \;.\; \mathsf{Q}0) + (\mathsf{I} \;.\; \overline{\mathrm{Q}1}) + (\overline{\mathsf{I}} \;.\; Q1 \;.\; \overline{\mathrm{Q}0})$$

# Table for Output Logic expression

| PRESENT STATE |                  | OUTPUTS        |                |                       |                |
|---------------|------------------|----------------|----------------|-----------------------|----------------|
| $Q_1$         | $\mathbf{Q}_{0}$ | O <sub>3</sub> | O <sub>2</sub> | <b>O</b> <sub>1</sub> | O <sub>0</sub> |
| 0             | 0                | 0              | 0              | 1                     | 0              |
| 0             | 1                | 0              | 1              | 0                     | 0              |
| 1             | 0                | 0              | 1              | 1                     | 0              |
| 1             | 1                | 1              | 0              | 0                     | 0              |

### **Expressions for the Output**

 $O_3 = Q_1 . Q_0$ 

 $O_2 = Q_1 \bigoplus Q_0$ 

 $O_1 = \overline{Q0}$ 

 $O_0 = 0$ 



# d) Screenshot of Circuit diagram from Logisim





(b)



# (c) Screenshot of circuit diagram from Logisim

